



### **Designing Embedded Processors in FPGAs**





- Industrial Control Systems
- Concept
- Implementation
- Summary & Conclusions





### **Industrial Control Systems**

- Typically Low Volume
  - Many Variations Required
- High Customization
  - Number of Attached Sensors
  - Types of Attached Sensors
  - Required User Interface Needs
  - Storage & Recording Needs
- Touch Panel Displays
  - Increasing Use to Reduce Cost









#### Flexibility

Need to Easily Modify Design Allowing for Customization or Feature Enhancements

Reaction to Customer Needs

#### Time to Market

Capability to Complete Development Work for Solution in Time to Meet Specific Market Window



#### Changing Solution Needs: New Sensors/ New Control

#### Reusability

Ability to Reuse Much of Existing Design As Starting Point for New Solution

Rapid Design of New Control Solutions







#### Solution Requirements

- Minimal Cost
  - Overall Solution Measured Not Only By Cost of Components, But Cost of Board
  - The Lower the Solution Cost, The Easier It becomes to Win Business & Sustain Margins
- Manufacturability
  - Can Existing Implementation Be Maintained If Devices Fail i.e., Is Supply Guaranteed?
- Device Qualification
  - If Company Has Stringent Device Qualification Needs, Advantages of Utilizing Single Device for Many Applications Becomes Apparent





#### **Conceptual Solution**

- Industrial Control Flow Diagram
- Hardware Block Diagram
- Software System





### **Industrial Control Flow Diagram**

- Example: PID Controller
- Typical Transfer Function





#### **Hardware Block Diagram**







#### **Software System**







### Implementation

#### Selected System Components

- Cyclone FPGA
- Nios Embedded Processor
- µCLinux Software
- Solution Development





# **Cyclone FPGA**

#### Advantages

- High-Density, Full-Featured FPGA
  - Maximizes Flexibility, Avoids Obsolescence & Device Qualification Issues
- Low Cost
  - Reduces Production Costs without Reducing Solution Functionality
- High Performance
  - Maximizes Longevity of Solution & Functional Economy
- Migration Path
  - Enables Same Board to Be Used for Different Solutions
- Enables High Levels of Integration
  - Minimizes Component Count & Board Costs





### **Powerful Cyclone Functionality**

#### **External Memory Interface**

- Dedicated SDRAM & FCRAM Interface Circuitry
- 266-Mbps Performance



#### **Embedded Memory**

- Up to 294,912 RAM Bits
- 200-MHz Performance



#### **Differential Signaling**

- 311-Mbps Performance
- Up to 129 Channels



#### **Phase-Locked Loops**

- System Clock Management Features
- Up to 2 PLLs







### **Nios Processor Systems**

- Not Just A Processor
  - Complete Microprocessor Subsystem
- Processor Core Plus Peripherals & Memory Interfaces
- Custom Peripherals
- Custom Instructions
- Simultaneous Multi-Master Avalon<sup>™</sup> Bus Connects All Components
- Multiprocessor Systems
   Possible

PIO: Parallel I/O SPI: Serial Peripheral Interface





#### **Nios System Architecture**



# **Peripheral Components**

#### Memory Interface

- On-Chip
  - RAM, ROM
- Off-Chip
  - SDRAM Controller
  - SSRAM
  - SRAM
  - Flash, ROM
- DMA Controller
  - Memory-Peripheral
  - Memory-Memory
  - Peripheral-Peripheral
- Bridges
  - AHB to Avalon<sup>™</sup> Bus Bridge

- Parallel I/O (PIO) Registers
  - General-Purpose I/O Registers (PIO)
    - Input
    - Output
    - Bidirectional
  - User-Defined Interface
- Serial I/O
  - UART
  - SPI
- Timer
  - Simple Timer
  - Pulse Generator
  - Watchdog Timer





#### **Nios Embedded Processor**

- Standard RISC Components
- Optimized for Size & Performance in PLDs
- Fully Synchronous Interface



IRQ: Interrupt Request ALU: Arithmetic Logic Unit





#### **Simultaneous Multi-Master Bus**



#### **Simultaneous Multi-Master Bus**



### **State Machine/PLC Replacement**

| System                 | Α    | В      |
|------------------------|------|--------|
| Development Complexity | High | Lower  |
| Development Time       | High | Lower  |
| Resource Utilization   | High | Lower  |
| Design Flexibility     | Low  | Higher |









#### **Nios Embedded Processor**

#### Advantages

- Highly Configurable
  - 16-,32-Bit Variants, Add Peripherals as Required
- Optimized For PLD Implementation
  - Minimal Size, Reduces Device Costs
- Royalty Free
  - No per Product Fee
- Low Cost
  - Minimal Investment
- Obsolescence Proof
  - Migration to New Altera<sup>®</sup> Device Families
  - Longevity Associated with Altera Device Families





# μ**CLinux Software**

- Linux 2.4
- C++ Support
- µClibc Embedded Library
- Source Code Provided
- SOPC Builder Support
- Fully Supported in Cygwin Environment







### μ**CLinux Software**

#### Advantages

- Open Source Environment
- Availability of Solutions Simplifies Development
  - HTTP Server, HTTP Browser, Telnet Server, Telnet Client
- Driver Availability
  - Large Driver Resource
  - Ability to Integrate Custom Drivers
- Integration with Altera Tools
  - Quartus<sup>®</sup> Software
  - SOPC Builder





Example System: Cookie Factory







Cyclone Logic Element Implementation Cost

| Block              | LEs       | Block                 | LEs     |
|--------------------|-----------|-----------------------|---------|
| 16-Bit Nios        | 900-1,100 | IDE<br>Interface      | 100-200 |
| LCD I/F            | 100-2,500 | Customer<br>Interface | 200     |
| Touch<br>Panel I/F | 200-5,000 | UART, SPI,<br>I2C     | 200-300 |
| Ethernet           | 100-2,500 | CAN                   | 100     |









| Function              | Amount | LE Cost | Total |
|-----------------------|--------|---------|-------|
| Processor             | 1      | 1,200   | 1,200 |
| UART                  | 4      | 300     | 1,200 |
| Touch Panel Interface | 1      | 500     | 500   |
| LCD Interface         | 1      | 700     | 700   |
| Ethernet Interface    | 1      | 100     | 100   |
| IDE                   | 1      | 100     | 100   |
|                       |        | Total   | 3,800 |





- EP1C6 Has 5,980 Logic Elements
- Solution Requires 3,800 Logic Elements
- Device 63.5% Utilized
- Memory Requirements
  - EP1C6 Has 92,160 RAM Bits
  - External Memory Only for LCD Image Memory
    - 614,400 RAM Bits Required for QVGA











### **SOPC Builder Design Tool**

- System Customization
- Component Integration
- Software Generation
- System Verification







#### **SoPC Builder - Customization**

#### 🕀 Altera SOPC Builder - nios\_system

<u>File System M</u>odule <u>View H</u>elp



- 🗆 ×



#### **SoPC Builder - Customization**

| Altera SOPC Builder - nios_system                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | L             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Lie System Module View Help                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -             |
| System Contents CPU "nios_cpu"   System Generation                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1             |
| <ul> <li>Table of Active<br/>Components</li> <li>Configure Each<br/>Component         <ul> <li>Interrupt<br/>Request (IRQ)</li> <li>Base Address</li> <li>Hardware<br/>Parameters</li> <li>Software<br/>Parameters</li> </ul> </li> <li>Wizard-Based<br/>Configuration</li> </ul> | System Clock Frequency:       [33.333]       MHz         nstruction_master (avalon)       Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)         Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)         Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)         Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)         Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)       Ima_controller / write_master (avalon)         Ima_controller / write_master / avalon / On-Chip Memory (Ima_controller / DMA)       Ima_controller / DMA       Ima_controller / DMA         Ima_controller / Write_master / avalon / UART (RS-232 set // Walow / Control)       Ima_control // Write_master (avalon)       Ima_control // Write_master (avalon)         Ima_control       UART (RS-232 set // None       Ima_control // Write_master (avalon)       Ima_control // Write_master // Write_ | ×<br>16<br>19 |
|                                                                                                                                                                                                                                                                                   | <u>Cancel</u> < <u>Prev</u> <u>Next</u> > <u>Fini</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ish           |





### **SoPC Builder - Integration**







# **Nios OS / RTOS Support**

| Provider                  | Product      | Description                                                    |
|---------------------------|--------------|----------------------------------------------------------------|
| Accelerated<br>Technology | Nucleus PLUS | Royalty-Free, Source-Available RTOS                            |
| Mapusoft<br>Technologies  | OSChanger    | Tool to Convert pSOS / VxWorks<br>Applications to Nucleus PLUS |
| Microtronix               | μClinux      | Open-Source OS                                                 |
| Shugyo<br>Design          | KROS         | Small-Footprint, Royalty-Free, POSIX-<br>Compliant RTOS        |
| MiSPO Co.,<br>Ltd.        | NORTI        | µITRON 4.0-Compatible Real-Time Kernel                         |









# **Nios Debug Solutions**

| Provider          | Product              | Description                                                                                              |
|-------------------|----------------------|----------------------------------------------------------------------------------------------------------|
| Viosoft           | Arriba!              | IDE with Integrated Support for Nios On-Chip<br>Debug Module - Hardware Breakpoints &<br>Processor Trace |
| Microtronix       | Debugger<br>Module   | External Memory Daughter Card for Use as Software Trace Capture Buffer                                   |
| Microtronix       | OCD<br>Solutions Kit | Insight (gdb) Debugger Enhanced to Support<br>Hard Breakpoints & Software Trace                          |
| Sophia<br>Systems | WatchPoint           | Full-Featured Debug Environment with<br>Advanced On-Chip Debug Support                                   |
| Red Hat           | GDB / Insight*       | Software Debugger                                                                                        |
| Altera            | Tracelink*           | Interface to Nios On-Chip Debug Module<br>Hardware Breakpoints & Processor Trace                         |

\* Included in Nios Development Kit









# **Nios Development Kits**

#### Altera

- 10/100 Ethernet
   Development Kit
- PCI Development Kit
  - 32-Bit 33-MHz PCI Master/Target
  - PCI Bus Hosting Features

#### Third Party

- Linux Development Kit
  - IDE Interface
  - Compact Flash
  - SDRAM Controller
- VGA/LCD Touchscreen
- ADC/DAC Analog Module
- ACEX EP1K100 Development Kit







#### The List Keeps Growing . .









# Other Industrial Applications



### **Factory Automation System**







#### **Process Control System**



System in Cyclone





# Network Test Equipment System



System in Cyclone





# **Summary & Conclusions**

- Provides Best All-Round Solution
- Addresses Major Design & Implementation Issues
  - Design Considerations
    - Flexibility
    - Time to Market
    - Reusability
  - -Solution Requirements
    - Minimal Cost
    - Manufacturability
    - Device Qualification
    - Remote Accessibility
- Multiple Applications



